MANCHESTER

## **Teak components and networks**

There are only a small number of templates for Teak components. The component set was chosen to keep each control feature to a single component.

For example, to add two numbers together, an Operator (O) must have its inputs Join-ed (J) together as it doesn't perform that control function itself, only the Join (J) component does.





The Teak tool can currently generate gate-level Verilog implementations of Teak networks.

The Teak component set was chosen to allow Teak networks to be easier to implement than Handshake Circuits in other, more pipeline-oriented, asynchronous technologies.

## 

```
module teak_add (i1_0r0, i1_0r1, i1_0a, i2_0r0, i2_0r1,
i2_0a, o_0r0, o_0r1, o_0a, reset);
input [7:0] i1_0r0; input [7:0] i1_0r1; output i1_0a;
input [7:0] i2_0r0; input [7:0] i2_0r1; output i2_0a;
output [8:0] o_0r0; output [8:0] o_0r1; input o_0a;
input reset;
...
tkj16m8_8_I0 (L26_0r0[7:0], L26_0r1[7:0], L26_0a,
L27_0r0[7:0], L27_0r1[7:0], L27_0a, L24_0r0[15:0],
L24_0r1[15:0], L24_0a, reset);
tko16m9_1nm1b0_2api0w8bt100w1b_3nm1b0_4api8w8bt300w1b_5ad
dt200w9bt400w9b_I1 (L29_0r0[15:0], L29_0r1[15:0], L29_0a,
L21_0r0[8:0], L21_0r1[8:0], L21_0a, reset);
tkb8x1_I2 (i1_0r0[7:0], i1_0r1[7:0], i1_0a, L26_0r0
[7:0], L26_0r1[7:0], L26_0a, reset);
tkb8x1_I3 (i2_0r0[7:0], i2_0r1[7:0], i2_0a, L27_0r0
[7:0], L27_0r1[7:0], L27_0a, reset);
tkb9x1_I4 (L21_0r0[8:0], L21_0r1[8:0], L21_0a, o_0r0
[8:0], o_0r1[8:0], o_0a, reset);
tkb16x1_I5 (L24_0r0[15:0], L24_0r1[15:0], L24_0a,
L29_0r0[15:0], L29_0r1[15:0], L29_0a, reset);
endmodule
```